skip to main content
10.5555/1326073.1326243acmconferencesArticle/Chapter ViewAbstractPublication PagesiccadConference Proceedingsconference-collections
research-article

Efficient placement of distributed on-chip decoupling capacitors in nanoscale ICs

Published: 05 November 2007 Publication History

Abstract

Decoupling capacitors are widely used to reduce power supply noise. On-chip decoupling capacitors have traditionally been allocated into the white space available on the die based on an unsystematic or ad hoc approach. In this way, large decoupling capacitors are often placed at a significant distance from the current load, compromising the signal integrity of the system. This issue of power delivery cannot be alleviated by simply increasing the size of the on-chip decoupling capacitors. To be effective, the on-chip decoupling capacitors should be placed physically close to the current loads. The area occupied by the on-chip decoupling capacitor, however, is directly proportional to the magnitude of the capacitor. The minimum impedance between the on-chip decoupling capacitor and the current load is therefore fundamentally affected by the magnitude of the capacitor.
A distributed on-chip decoupling capacitor network is proposed in this paper. A system of distributed on-chip decoupling capacitors is shown to provide an efficient solution for providing the required on-chip decoupling capacitance under existing technology constraints. In a system of distributed on-chip decoupling capacitors, each capacitor is sized based on the parasitic impedance of the power distribution grid. Various tradeoffs in a system of distributed on-chip decoupling capacitors are also discussed. Related simulation results for typical values of on-chip parasitic resistance are also presented. An analytic solution is shown to provide accurate distributed system. The worst case error is 0.003% as compared to SPICE. Techniques presented in this paper are applicable not only for current technologies, but also provide an efficient placement of the on-chip decoupling capacitors in future technology generations.

References

[1]
M. Popovich, A. V. Mezhiba, and E. G. Friedman, Power Distribution Networks with On-Chip Decoupling Capacitors, Springer Publishers, 2008 (in press).
[2]
M. Popovich and E. G. Friedman, "Impedance Characteristics of Decoupling Capacitors in Multi-Power Distribution Systems," Proceedings of the IEEE International Conference on Electronics, Circuits and Systems, pp. 160--163, December 2004.
[3]
M. Popovich and E. G. Friedman, "Decoupling Capacitors for Multi-Voltage Power Distribution Systems," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 14, No. 3, pp. 217--228, March 2006.
[4]
A. V. Mezhiba and E. G. Friedman, "Scaling Trends of On-Chip Power Distribution Noise," IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 12, No. 4, pp. 386--394, April 2004.
[5]
M. Popovich and E. G. Friedman, "Noise Aware Decoupling Capacitors for Multi-Voltage Power Distribution Systems," Proceedings of the IEEE International Symposium of Quality Electronic Design, pp. 334--339, March 2005.
[6]
M. Popovich, E. G. Friedman, M. Sotman, A. Kolodny, and R. M. Secareanu, "Maximum Effective Distance of On-Chip Decoupling Capacitors in Power Distribution Grids," Proceedings of the ACM Great Lakes Symposium on VLSI, pp. 173--179, April/May 2006.
[7]
H. Su, S. S. Sapatnekar, and S. R. Nassif, "Optimal Decoupling Capacitor Sizing and Placement for Standard-Cell Layout Designs," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 22, No. 4, pp. 428--436, April 2003.
[8]
S. Zhao, K. Roy, and C.-K. Koh, "Decoupling Capacitance Allocation and Its Application to Power-Supply Noise-Aware Floorplanning," IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 21, No. 1, pp. 81--92, January 2002.
[9]
J. Kim, et al., "Separated Role of On-Chip and On-PCB Decoupling Capacitors for Reduction of Radiated Emission on Printed Circuit Board," Proceedings of the IEEE International Symposium on Electromagnetic Compatibility, pp. 531--536, August 2001.
[10]
T. Hubing, "Effective Strategies for Choosing and Locating Printed Circuit Board Decoupling Capacitors," Proceedings of the IEEE International Symposium on Electromagnetic Compatibility, pp. 632--637, August 2005.
[11]
L. D. Smith, R. E. Anderson, D. W. Forehand, T. J. Pelc, and T. Roy, "Power Distribution System Design Methodology and Capacitor Selection for Modern CMOS Technology," IEEE Transactions on Advanced Packaging, Vol. 22, No. 3, pp. 284--291, August 1999.
[12]
M. E. Van Valkenburg, Network Analysis, Prentice-Hall, 1974.
[13]
Mathematica 5.2, Wolfram Research, Inc.

Cited By

View all
  • (2018)Optimal Allocation of LDOs and Decoupling Capacitors within a Distributed On-Chip Power GridACM Transactions on Design Automation of Electronic Systems10.1145/317787723:4(1-15)Online publication date: 9-May-2018
  • (2009)Analysis and reduction of supply noise fluctuations induced by embedded via-programming ROMIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2008.200679417:6(758-769)Online publication date: 1-Jun-2009
  • (2008)Transition-aware decoupling-capacitor allocation in power noise reductionProceedings of the 2008 IEEE/ACM International Conference on Computer-Aided Design10.5555/1509456.1509555(426-429)Online publication date: 10-Nov-2008

Recommendations

Comments

Information & Contributors

Information

Published In

cover image ACM Conferences
ICCAD '07: Proceedings of the 2007 IEEE/ACM international conference on Computer-aided design
November 2007
933 pages
ISBN:1424413826
  • General Chair:
  • Georges Gielen

Sponsors

Publisher

IEEE Press

Publication History

Published: 05 November 2007

Check for updates

Author Tags

  1. decoupling capacitors
  2. power distribution grids
  3. power distribution systems
  4. power noise

Qualifiers

  • Research-article

Conference

ICCAD07
Sponsor:

Acceptance Rates

ICCAD '07 Paper Acceptance Rate 139 of 510 submissions, 27%;
Overall Acceptance Rate 457 of 1,762 submissions, 26%

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 07 Mar 2025

Other Metrics

Citations

Cited By

View all
  • (2018)Optimal Allocation of LDOs and Decoupling Capacitors within a Distributed On-Chip Power GridACM Transactions on Design Automation of Electronic Systems10.1145/317787723:4(1-15)Online publication date: 9-May-2018
  • (2009)Analysis and reduction of supply noise fluctuations induced by embedded via-programming ROMIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2008.200679417:6(758-769)Online publication date: 1-Jun-2009
  • (2008)Transition-aware decoupling-capacitor allocation in power noise reductionProceedings of the 2008 IEEE/ACM International Conference on Computer-Aided Design10.5555/1509456.1509555(426-429)Online publication date: 10-Nov-2008

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media