skip to main content
10.1145/1450135.1450197acmconferencesArticle/Chapter ViewAbstractPublication PagesesweekConference Proceedingsconference-collections
research-article

System-level mitigation of WID leakage power variability using body-bias islands

Published: 19 October 2008 Publication History

Abstract

Adaptive Body Biasing (ABB) is a popularly used technique to mitigate the increasing impact of manufacturing process variations on leakage power dissipation. The efficacy of the ABB technique can be improved by partitioning a design into a number of "body-bias islands," each with its individual body-bias voltage. In this paper, we propose a system-level leakage variability mitigation framework to partition a multiprocessor system into body-bias islands at the processing element (PE) granularity at design time, and to optimally assign body-bias voltages to each island post-fabrication. As opposed to prior gate- and circuit-level partitioning techniques that constrain the global clock frequency of the system, we allow each island to run at a different speed and constrain only the relevant system performance metrics - in our case the execution deadlines. Experimental results show the efficacy of the proposed framework in reducing the mean and standard deviation of leakage power dissipation compared to a baseline system without ABB. At the same time, the proposed techniques provide significant runtime improvements over a previously proposed Monte-Carlo based technique while providing similar reductions in leakage power dissipation.

References

[1]
A. Ben-Tal et al. Adjustable robust solutions of uncertain linear programs. In Math. Program., pages 351--376, 2004.
[2]
S. Boyd and L. Vandenberghe. Convex Optimization. Cambridge University Press, 2004.
[3]
T. Chelcea and S. Nowick. Robust interfaces for mixed-timing systems with application to latency-insensitive protocols. In Proceedings of DAC, 2001.
[4]
R. Dick. E3s: The embedded system synthesis benchmarks suite.
[5]
P. Friedberg et al. Modeling within-die spatial correlation effects for process-design co-optimization. In Proceedings of ISQED, 2005.
[6]
J. Gregg and T. Chen. Optimization of individual well adaptive body biasing using a multiple objective evolutionary algorithm. In Proceedings of the 6th ISQED, 2005.
[7]
J. Kao et al. Subthreshold leakage modeling and reduction techniques. In Proceedings of ICCAD, 2002.
[8]
S. Kulkarni et al. A statistical framework for post-silicon tuning through body bias clustering. In Proceedings of ICCAD, 2006.
[9]
M. Mani et al. Joint design-time and post-silicon minimization of parametric yield loss using adjustable robust optimization. In Proceedings of ICCAD, 2006.
[10]
U. Ogras et al. Voltage-frequency islands partitioning for gals based networks-on-chip. In Proceedings of DAC, 2007.
[11]
R. Rao et al. Statistical estimation of leakage current considering inter-and intra-die process variation. In Proceedings of ISLPED, 2003.
[12]
R. Teodorescu et al. Mitigating parameter variation with dynamic fine-grain body biasing. In Proceedings of MICRO, 2007.
[13]
W. S. Torgerson. Multidimensional scaling: theory and method. In Psychometrika, 1952.
[14]
J. Tschanz et al. Adaptive body bias for reducing impacts of die-to-die and within-die parameter variations on microprocessor frequency and leakage. In IEEE Journal of Solid-State Circuits, 37(11), 2002.
[15]
F. Wang et al. Variability-driven module selection with joint design time optimization and post-silicon tuning. In Proceedings of ASP-DAC, 2008.
[16]
J. Xiong et al. Robust extraction of spatial correlation. Proceedings of ISPD, 2006.

Cited By

View all
  • (2016)Emulation-Based Analysis of System-on-Chip Performance Under VariationsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2016.255124324:12(3401-3414)Online publication date: 1-Dec-2016
  • (2015)Local variations compensation with DLL-based Body Bias Generator for UTBB FD-SOI technology2015 IEEE 13th International New Circuits and Systems Conference (NEWCAS)10.1109/NEWCAS.2015.7182005(1-4)Online publication date: Jun-2015
  • (2014)Parametric yield optimization using leakage-yield-driven floorplanning2014 24th International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)10.1109/PATMOS.2014.6951860(1-6)Online publication date: Sep-2014
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image ACM Conferences
CODES+ISSS '08: Proceedings of the 6th IEEE/ACM/IFIP international conference on Hardware/Software codesign and system synthesis
October 2008
288 pages
ISBN:9781605584706
DOI:10.1145/1450135
Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

Sponsors

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 19 October 2008

Permissions

Request permissions for this article.

Check for updates

Author Tags

  1. algorithms
  2. design

Qualifiers

  • Research-article

Conference

ESWEEK 08
ESWEEK 08: Fourth Embedded Systems Week
October 19 - 24, 2008
GA, Atlanta, USA

Acceptance Rates

CODES+ISSS '08 Paper Acceptance Rate 44 of 143 submissions, 31%;
Overall Acceptance Rate 280 of 864 submissions, 32%

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)3
  • Downloads (Last 6 weeks)0
Reflects downloads up to 07 Mar 2025

Other Metrics

Citations

Cited By

View all
  • (2016)Emulation-Based Analysis of System-on-Chip Performance Under VariationsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2016.255124324:12(3401-3414)Online publication date: 1-Dec-2016
  • (2015)Local variations compensation with DLL-based Body Bias Generator for UTBB FD-SOI technology2015 IEEE 13th International New Circuits and Systems Conference (NEWCAS)10.1109/NEWCAS.2015.7182005(1-4)Online publication date: Jun-2015
  • (2014)Parametric yield optimization using leakage-yield-driven floorplanning2014 24th International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)10.1109/PATMOS.2014.6951860(1-6)Online publication date: Sep-2014
  • (2012)Recovery-based design for variation-tolerant SoCsProceedings of the 49th Annual Design Automation Conference10.1145/2228360.2228510(826-833)Online publication date: 3-Jun-2012
  • (2010)Process variation aware performance modeling and dynamic power management for multi-core systemsProceedings of the International Conference on Computer-Aided Design10.5555/2133429.2133446(89-92)Online publication date: 7-Nov-2010
  • (2010)Process variation aware performance modeling and dynamic power management for multi-core systems2010 IEEE/ACM International Conference on Computer-Aided Design (ICCAD)10.1109/ICCAD.2010.5654293(89-92)Online publication date: Nov-2010

View Options

Login options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Figures

Tables

Media

Share

Share

Share this Publication link

Share on social media